Test MP+dmb.sy+ctrl-[fr-rf]-addr-ctrl-ctrlisb

AArch64 MP+dmb.sy+ctrl-[fr-rf]-addr-ctrl-ctrlisb
"DMB.SYdWW Rfe DpCtrldR FrLeave RfBack DpAddrdR DpCtrldR DpCtrlIsbdR Fre"
Cycle=Rfe DpCtrldR FrLeave RfBack DpAddrdR DpCtrldR DpCtrlIsbdR Fre DMB.SYdWW
Relax=
Safe=Rfe Fre DMB.SYdWW DpAddrdR DpCtrldR DpCtrlIsbdR [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe DpCtrldR FrLeave RfBack DpAddrdR DpCtrldR DpCtrlIsbdR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X3=z; 1:X7=a; 1:X9=b; 1:X11=x;
2:X1=z;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#1   ;
 STR W0,[X1] | CBNZ W0,LC00        | STR W0,[X1] ;
 DMB SY      | LC00:               |             ;
 MOV W2,#1   | LDR W2,[X3]         |             ;
 STR W2,[X3] | LDR W4,[X3]         |             ;
             | EOR W5,W4,W4        |             ;
             | LDR W6,[X7,W5,SXTW] |             ;
             | CBNZ W6,LC01        |             ;
             | LC01:               |             ;
             | LDR W8,[X9]         |             ;
             | CBNZ W8,LC02        |             ;
             | LC02:               |             ;
             | ISB                 |             ;
             | LDR W10,[X11]       |             ;
Observed
    z=1; y=1; x=1; 1:X4=0; 1:X2=1; 1:X10=1; 1:X0=1;
and z=1; y=1; x=1; 1:X4=0; 1:X2=1; 1:X10=1; 1:X0=0;
and z=1; y=1; x=1; 1:X4=0; 1:X2=1; 1:X10=0; 1:X0=0;